# Performance Projection of III-V Ultra-Thin-Body, FinFET, and Nanowire MOSFETs for two Next-Generation Technology Nodes

M. Rau<sup>1</sup>, E. Caruso<sup>2</sup>, D. Lizzit<sup>2</sup>, P. Palestri<sup>2</sup>, D. Esseni<sup>2</sup>, A. Schenk<sup>1</sup>, L. Selmi<sup>2</sup> and M. Luisier<sup>1</sup> <sup>1</sup>Integrated Systems Laboratory, ETH Zürich, Zürich, Switzerland, e-mail: martin.rau@iis.ee.ethz.ch <sup>2</sup>DIEGM, Universitá degli studi di Udine, Udine, Italy

Abstract— Using state-of-the-art simulation tools ranging semi-classical Monte-Carlo to full-quantum from atomistic approaches, the competitiveness of III-V compounds for next-generation high-performance logic switches is confirmed. A planar double-gate ultra-thinbody (DG-UTB), a triple-gate FinFET, and a gate-allaround nanowire (NW) transistor have been designed according to the ITRS specifications for two technology nodes with physical gate lengths of L<sub>g</sub>=15 nm and 10.4 nm. A thorough performance comparison of digital and analog figures of merit at these nodes reveals that for L<sub>g</sub>=15 nm, the performance of planar and 3-D architectures is comparable. At L<sub>G</sub>=10.4 nm, the III-V NW promises the highest performance, especially when lowering the supply voltage from 0.59 V to 0.50 V. It also significantly outperforms its strained silicon counterpart. Finally, the effects of series resistance combined with interface traps, surface roughness, alloy scattering, and electron-phonon interactions have been found to deteriorate the III-V ballistic ON-current by 50-60%.

# I. INTRODUCTION

Due to their high electron mobility and injection velocity, III-V compounds based FETs rank among the most promising replacements for *n*-type strained Si MOSFETs at future technology nodes with shorter gate lengths than currently manufactured (20-25 nm) [1]. At ultra-scaled gate lengths, however, the very low effective masses of III-V's give rise to strong source-to-drain (S-to-D) tunneling leakage that might strongly deteriorate the sub-threshold swing and compromise possible advantages over strained Si.

This work presents a comprehensive computational study of planar and 3-D architectures to assess whether III-V MOSFETs can compete with strained silicon at not yet fabricated channel lengths. More specifically, the performance and scalability of the  $In_{0.53}Ga_{0.47}As$  double-gate ultra-thinbody (DG UTB), triple-gate FinFET, and gate-all-around nanowire (GAA NW) field-effect transistors (FETs) depicted in Fig. 1 are evaluated in terms of digital and analog figures of merit at two future technology nodes labeled "A" and "B" and characterized by  $L_G = 15$  nm at  $V_{DD} = 0.63V$  and  $L_G = 10.4$ nm at  $V_{DD} = 0.59V/0.50V$ , respectively. Their channel lengths, equivalent oxide thicknesses (EOT), and supply voltages follow the ITRS prescriptions, as summarized in Tables 1-2. Studies predicting the performance of future III-V devices have been reported before [2][3], but this is the first time that three transistor types are compared to each other at two consecutive technology nodes, and where the influence of a wide set of non-ideal effects is carefully investigated.

At first, ballistic quantum transport simulations have been performed to extract the upper limit of the most relevant digital (ON-current, SS, DIBL, switching time, switching energy) and analog (cut-off frequency, intrinsic gain) figures of merit. Comparisons with strained silicon devices including electron-phonon interactions are provided for the NW case. The lateral dimensions have been chosen such that the subthreshold swing of all devices lies in the vicinity of 70 mV/dec and the DIBL does not exceed 100 mV/V. Then, a multi-subband Monte-Carlo (MSMC) approach considering the effect of interface traps, scattering (surface roughness, alloy, and electron-phonon), and series resistance has been used to determine the ON-current losses of the DG-UTB as compared to the ideal structure operating in the ballistic limit. The physics-based models used in this analysis have been calibrated with experimental data of interface trap profiles and effective mobility.

# **II. SIMULATION APPROACHES**

Ballistic simulations have been performed with a state-ofthe-art NEGF quantum transport tool relying on either the effective mass approximation (EMA) [4] or the empirical nearest-neighbor tight-binding (TB) method [5]. In both schemes, source-to-drain tunneling is accurately captured. The planar structure has been simulated in the  $sp^3d^5s^*$  TB formalism without spin-orbit coupling, with the parameters from Ref. [6]. Due to the heavy computational burden associated with 3-D structures, the EMA and mode-space decomposition have been used to simulate the FinFET and GAA NW. Their effective masses have been calibrated using full-band data and the strong non-parabolicity of In<sub>0.53</sub>Ga<sub>0.47</sub>As has been taken into account [7], as shown in Fig. 2. The simulations of the strained silicon GAA NW with transport along <110> have been performed using the same EMA tool as before, but with electron-phonon scattering and the bulk phonon parameters of Ref. [8].

The MSMC simulator from Ref. [9] has been employed to extend the ballistic results of III-V compounds. It considers non-parabolic bands and includes the combined effects of electron-phonon interactions, alloy scattering, surface roughness, and interface traps. The trap [10] and the nonlinear surface roughness [11] models have been calibrated by comparison with experimental interface trap profiles [12] and mobility data [13]. The effect of contact series resistance has been included directly in the self-consistent loop.

## **III. RESULTS**

The normalization methods for the current are detailed in Fig. 1. The OFF-currents have been set to 100 nA/µm in all cases. The  $I_{\rm D}$ -V<sub>GS</sub> characteristics reported in Fig. 3 indicate that the ON-current values of all devices at all nodes are relatively homogeneous at around 1.6 mA/µm (1.0 mA/µm at  $V_{DD} = 0.5$  V). Tables 3-4 define and summarize the key figures of merit for digital and analog applications. At  $L_G =$ 15 nm (node A), all architectures are characterized by a similar performance level, although the GAA NW shows an at least two times higher intrinsic gain compared to the FinFET and DG-UTB. The advantage of the GAA NW over the other architectures manifests itself at  $L_G = 10.4$  nm, particularly in terms of analog figures of merit, where a strong transconductance gm leads to an almost two times higher cutoff frequency than in other devices. The GAA NW superiority becomes even more apparent at lower supply voltages, e.g.  $V_{DD} = 0.50$  V (Table 3), where its switching energy reaches the lowest value by at least a factor of two and its cutoff frequency appears less sensitive to the  $V_{DD}$ decrease. The GAA is also the only device that significantly benefits from the dimension scaling between nodes A and B (19% faster  $T_{SW}$ , 27% lower  $E_{SW}$  and around 70% higher  $f_T$ ). Further gate length reductions below 10.4 nm might therefore be realistic. Nevertheless, note that none of the ON-currents and switching times satisfy the ITRS requirements at  $L_G = 15$ nm ( $I_{ON} = 2.2 \text{ mA}/\mu\text{m}$  and  $T_{SW} = 0.13 \text{ ps}$ ).

The *I-V* characteristics in Fig. 3 have been supplemented by full-quantum simulations of strained Si GAA NW FETs with transport along the  $\langle 110 \rangle$  crystal axis, the same dimensions as their III-V counterparts, but larger source and drain doping (N<sub>D</sub> =  $10^{20}$  cm<sup>-3</sup>), and including electron-phonon scattering. This effect plays a much more important role in Si than in III-V, as will be confirmed by the MSMC simulations hereafter. A ballisticity of 56 and 69% at L<sub>G</sub> = 15 and 10.4 nm has been obtained, respectively.

The  $In_{0.53}Ga_{0.47}As$  channels deliver higher ON-currents than strained Si at similar sub-threshold swings. To provide a quantitative comparison between the Si and III-V devices, their respective figures of merit for node B have been computed at  $V_{DD} = 0.5$  V, a relevant supply voltage to benchmark new technologies (Table 3). The III-V device dominates, as it exhibits a more than two times smaller switching time, three times lower switching energy, thrice the cutoff frequency, and nearly twice the intrinsic gain of its Si counterpart. These very promising results highlight the clear advantages of III-V compounds at these very advanced nodes, where they sustain slightly higher currents than strained Si at much lower inversion charges.

To refine this study, the influence of electron-phonon scattering and non-ideal effects have been assessed using a MSMC approach to reduce the computational burden. In the III-V DG-UTB FET with  $L_G=15$  nm, electron-phonon and alloy scattering reduce the ON-current by less than 10% with respect to the ballistic case (Fig. 4(c)). This justifies the previous comparison between ballistic III-V and strained Si with electron-phonon scattering. Adding the effect of surface roughness and traps significantly reduces the ON-current by an additional 35%. Finally, the series resistance (ITRS value of  $R_{SD} = 131 \ \Omega \cdot \mu m$ ) further lowers  $I_{ON}$  by 30%. The total performance loss due to non-ideal effects is estimated to be roughly 60%. Applying this correction to the ballistic quantum simulations of the DG-UTB at node B ( $V_{DD} = 0.5 \text{ V}$ ) yields  $I_{ON} \approx 0.45 \text{ mA/}\mu m$ . This value is in the same range as similar experimental devices with longer channels [14], but well below the ITRS requirements (factor 4 to 5).

## **IV. CONCLUSIONS**

In this work, three In<sub>0.53</sub>Ga<sub>0.47</sub>As-based device architectures have been investigated for potential application as next-generation high-performance logic switches at not yet manufactured nodes with  $L_G = 10.4$  nm and  $L_G = 15$  nm. Using full-quantum ballistic simulations, it has been demonstrated that for  $L_G = 15$  nm, planar and 3-D architectures provide similar levels of performance. At  $L_G =$ 10.4 nm, however, the GAA NW emerges as the most promising device type, especially at low supply voltages. A detailed comparison with equivalent strained Si transistors at  $L_G = 10.4$  nm has shown the significantly superior digital and analog capabilities of III-V. Although none of the ITRS target f.o.m could be reached (possibly too optimistic), further scaling below  $L_G = 10.4$  nm can be expected from the GAA NW architecture only.

Additionally, semi-classical MSMC simulations carefully calibrated on experimental data made it possible to predict ON-current losses of around 50-60% after taking into account the combined effects of interface traps, various scattering mechanisms, and series resistances. The advent of the III-V technology will probably depend on rapid progresses towards low contact resistances and clean semiconductor-oxide interfaces with small trap densities and reduced roughness.

## **AKNOWLEDGEMENTS**

The research leading to these results has received funding from the European Commission's Seventh Framework Programme (FP7/2007-2013) under Grant Agreement III-V MOS Project No. 619326 via the IUNET Consortium.

#### REFERENCES

- [1] J. A. del Alamo, Nature, Vol. 479, pp. 317-323, 2011.
- [2] R. Kim et al., IEEE Trans. on Elec. Dev., Vol.62, no.3, pp. 713-721, 2015
- [3] S. H. Park et al., IEEE Trans. on Elec. Dev., Vol. 59, No. 8, p. 2107, 2012.
- [4] M. Luisier and A. Schenk, IEEE Trans. Elec. Dev., 55, p. 1494, 2008.
- [5] M. Luisier et al., Phys. Rev. B 74, 205323, 2006.
- [6] M. Luisier and G. Klimeck, SISPAD 2009.
- [7] A. Ziegler et al., IEEE Trans. on Elec. Dev., Vol. 65, No. 5, p. 2050, 2016.
- [8] C. Jacoboni and L. Reggiani, Rev. Mod. Phys. 55, 645, 1983.
- [9] L.Lucci et al., IEEE Trans. on Elec. Dev., Vol. 54, No. 5, p. 1156, 2007.
- [10] P. Osgnach et al., pp. 90-96, Solid State Electronics, v.108, 2015.
- [11] D. Lizzit et al., J. Appl. Phys. 116 223702, 2014.
- [12] G. Brammertz et al., Appl. Phys. Lett. 95, 202109, 2009.
- [13] F. M. Bufler et al., Proc. 74th Annu. Device Res. Conf. (DRC), p. 139, 2016.
- [14] S. Lee et al., EDL, June 2014.



**Figure 1**: Schematic view of the (a) DG-UTB, (b) Tri-Gate FinFET, and (c) GAA NW architectures considered in this work. An  $In_{0.53}Ga_{0.47}As$  channel has been chosen since it represents a good compromise between low transport effective masses and minimal band-to-band tunneling leakage. A gate underlap of 2 nm has been introduced in the DG-UTB and FinFET architectures to keep SS $\approx$ 70 mV/dec, DIBL<100 mV/V and realistic lateral dimensions (see Table 2). The currents in the FinFET and GAA NW structures have been normalized by  $2h_{fin}+w_{fin}$  and  $4w_{NW}$ , respectively. To ensure a meaningful comparison between 2-D and 3-D architectures, a normalization factor of 2 has been applied to the DG-UTB device.

| Ls/LD<br>S/D length<br>[nm] | ND<br>S/D donor conc.<br>[cm <sup>-3</sup> ] | NA<br>Chann. doping<br>[cm <sup>-3</sup> ] | <b>I</b> OFF<br>[nA/μm] |  |
|-----------------------------|----------------------------------------------|--------------------------------------------|-------------------------|--|
| 25                          | 5x10 <sup>19</sup>                           | 10 <sup>17</sup>                           | 100                     |  |

**Table 1**: Relevant design parameters common to all nodes and architectures (source and drain extensions, doping concentrations, and OFF-current).

| Node | L <sub>G</sub><br>[nm] | V <sub>DD</sub><br>[V] | EOT<br>thfo2<br>[nm] | t <sub>B</sub><br>DG-UTB<br>body<br>thickness<br>[nm] | Wfinxhfin<br>FinFET<br>cross<br>sect.<br>[nm <sup>2</sup> ] | WNW<br>GAA<br>cross<br>sect.<br>[nm <sup>2</sup> ] |
|------|------------------------|------------------------|----------------------|-------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------|
| Α    | 15                     | 0.63                   | 0.68<br>3.84         | 7                                                     | 7 x 26                                                      | 7 x 7                                              |
| В    | 10.4                   | 0.59<br>0.5            | 0.59<br>3.3          | 4                                                     | 4 x 14                                                      | 4 x 4                                              |



**Figure 2**: Lowest conduction subbands of the 4x4 nm<sup>2</sup> GAA NW architecture (Node B) as obtained by  $sp^3d^5s^*$  tight-binding simulations (blue) and EMA with non-parabolicity correction (red dots).

**Table 2**: Relevant design parameters in relation to the nodes A and B. While the gate lengths ( $L_G$ ), equivalent oxide thicknesses (EOT), and supply voltages ( $V_{DD}$ ) have been taken from ITRS, the lateral dimensions have been adjusted using full-quantum simulations to yield the desired SS and DIBL values.



**Figure 3**: Full-quantum  $I_D$ -V<sub>GS</sub> characteristics at  $V_{DS} = V_{DD}$  (ballistic for III-V and with electron-phonon scattering for Si) for (a) node A (b) node B at  $V_{DD} = 0.59V$  and (c) node B at  $V_{DD} = 0.5V$  for the III-V DG-UTB (*dotted black*), III-V FinFET (*dashed blue*), III-V GAA NW (*dash-dotted red*), and strained Si GAA NW (*green*).

| Read entries as<br>Node A<br>Node B | SS<br>[mV/dec] | DIBL<br>[mV/V] | Ion<br>[mA/µm] | Tsw<br>[ps] | Esw<br>[fJ/µm] | <b>g</b> m<br>[S/cm] | <b>g</b> ds<br>[S/cm] | Ctot<br>[pF/cm] | <b>f</b> T<br>[GHz] | Av |
|-------------------------------------|----------------|----------------|----------------|-------------|----------------|----------------------|-----------------------|-----------------|---------------------|----|
| DG-UTB                              | 74             | 73             | 1.53           | 0.16        | 0.15           | 22.85                | 1.67                  | 4               | 906                 | 14 |
|                                     | 72             | 58             | 1.54           | 0.19        | 0.165          | 21.3                 | 1.3                   | 3.55            | 952                 | 16 |
| FinFET                              | 75             | 84             | 1.7            | 0.19        | 0.21           | 20.48                | 1.72                  | 3.33            | 979                 | 12 |
|                                     | 69             | 50             | 1.6            | 0.23        | 0.22           | 25.46                | 1.18                  | 4.24            | 956                 | 22 |
| GAA NW                              | 66             | 38             | 1.61           | 0.22        | 0.22           | 21.57                | 0.77                  | 3.5             | 976                 | 28 |
|                                     | 65             | 32             | 1.51           | 0.18        | 0.16           | 33.93                | 1.07                  | 3.2             | 1691                | 32 |

**Table 3**: Key digital and analog figures of merit of all III-V architectures (full-quantum ballistic simulations) at nodes A and B (read entries as  $\frac{Node A}{Node B}$ ). I<sub>ON</sub> is defined as the drain current at  $V_{GS} = V_{DS} = V_{DD}$ , the switching time  $T_{SW}$  as  $\frac{Q_{ON}-Q_{OFF}}{I_{ON}}$ , where  $Q_{ON}$  and  $Q_{OFF}$  are the total charge in the device at  $V_{GS} = V_{DD}$  &  $V_{DS} = 0$  V and  $V_{GS} = 0$  V &  $V_{DS} = V_{DD}$ , respectively, and the switching energy  $E_{SW}$  as  $V_{DD}$  ( $Q_{ON}$  -  $Q_{OFF}$ ). The transconductance  $g_m$ , the output conductance  $g_{ds}$ , and the total gate capacitance  $C_{tot}$  are extracted at  $V_{GS} = V_{DS} = \frac{V_{DD}}{2}$  to give an estimate of the cutoff frequency  $f_T$  calculated as  $\frac{g_m}{2\pi C_{tot}}$  and the intrinsic gain  $A_V$  defined as  $\frac{g_m}{2\pi C_{tot}}$ .

| Av | defined | as | <u></u> |
|----|---------|----|---------|
| •  |         |    | gde     |

|             | SS<br>[mV/dec] | DIBL<br>[mV/V] | Ion<br>[mA/µm] | Tsw<br>[ps] | Esw<br>[fJ/µm] | <b>g</b> m<br>[S/cm] | <b>g</b> ds<br>[S/cm] | Ctot<br>[pF/cm] | <b>f</b> T<br>[GHz] | Av |
|-------------|----------------|----------------|----------------|-------------|----------------|----------------------|-----------------------|-----------------|---------------------|----|
| DG-UTB      | 72             | 58             | 1.54           | 0.19        | 0.17           | 21.3                 | 1.3                   | 3.6             | 952                 | 16 |
| DOUID       | 72             | 62             | 1.04           | 0.23        | 0.12           | 11.8                 | 0.96                  | 3.7             | 510                 | 14 |
| FinFFT      | 69             | 50             | 1.6            | 0.22        | 0.22           | 25.46                | 1.18                  | 4.24            | 956                 | 22 |
|             | 69             | 53             | 1.07           | 0.29        | 0.16           | 17.19                | 0.86                  | 4.0             | 682                 | 20 |
|             | 65             | 32             | 1.51           | 0.18        | 0.16           | 33.93                | 1.07                  | 3.2             | 1691                | 32 |
| GAA NW      | 65             | 33             | 1.11           | 0.2         | 0.06           | 25.44                | 0.86                  | 3.1             | 1307                | 30 |
| Strained-Si | -              | -              | -              | -           | -              | -                    | -                     | -               | -                   | -  |
| GAA NW      | 64             | 42             | 0.81           | 0.45        | 0.18           | 14.9                 | 0.85                  | 5.3             | 450                 | 17 |

**Table 4**: Key digital and analog figures of merit of all III-V architectures (full-quantum simulations) and of the strained silicon GAA (full-quantum simulations with electron-phonon scattering) at node B at  $V_{DD} = 0.59$  V and node B at  $V_{DD} = 0.5$  V (read entries as node B  $\frac{V_{DD}=0.59V}{V_{DD}=0.5V}$ ). The same extraction methods as in Table 2 have been used. The most relevant results have been highlighted in bold.



**Figure 4**: (a) Interface trap density ( $D_{it}$ ) with respect to the energy difference to the bulk conduction band edge  $E_{Cmin}$ . Experimental data of Ref. [12] (*red*) has been used to calibrate the MSMC interface trap model (*black*). (b) Effective mobility with respect to  $N_{inv} + N_{it}$ , where  $N_{inv}$  is the inversion charge density and  $N_{it}$  the trapped charge density. Experimental data from Ref. [13] (*red*), MSMC simulations in the presence of electron-phonon interactions, alloy + Coulomb scattering, and surface roughness (*blue*), adding interface trap (*black*) (c) MSMC I<sub>D</sub>-V<sub>GS</sub> characteristics at  $V_{DD} = 0.63V$  for node A for the DG-UTB architecture with the same interface trap profile as in sub-plot (a): ballistic simulations (*black*), with electron-phonon interactions and alloy scattering (*dashed blue*), adding Coulomb scattering and surface roughness (non-ideal effects, i.e. NI) (*triangle red*), and adding the effect of series resistance  $R_{SD} = 131\Omega \cdot \mu m$  (*triangle magenta*).