# Drift-Diffusion Quantum Corrections for In<sub>0.53</sub>Ga<sub>0.47</sub>As Double Gate Ultra-Thin-Body FETs

P. Aguirre, H. Carrillo-Nuñez, A. Ziegler, M. Luisier, and A. Schenk

Integrated Systems Laboratory ETH Zürich, Gloriastrasse 35, 8092 Zürich, Switzerland

email: adelia@iis.ee.ethz.ch

Abstract—With the growing interest in III-V-based nano-scale transistors as potential candidates for next-generation switches there is a need for efficient simulation tools capable to predict the impact of inherent quantum effects. In this paper we show how quantum drift-diffusion (QDD) models can be used to mimic those quantum effects. The models do not only properly account for geometrical confinement in In<sub>0.53</sub>Ga<sub>0.47</sub>As FETs with a body thickness below 12 nm, but also for source-todrain tunneling, the main cause of rising OFF-current at gate lengths shorter than 25 nm. The parameters of the QDD models available in the commercial device simulator S-Device were calibrated with the help of the quantum transport code QT-Solver. Transfer characteristics of double-gate transistors with various gate lengths were computed. Their sub-threshold swings were extracted and used as metric for the comparison. Various QDD models, also in combination with a barrier tunneling model, were tested. The pre-factor of the density-gradient model in S-Device turned out to depend on normal electric field and body thickness. Expressions for both dependencies were implemented in the Physical Model Interface of S-Device. Good agreement for inversion layer density and sub-threshold slope obtained with the QDD models and those computed with QT-Solver was found for low and high source-drain bias.

# I. INTRODUCTION

As devices are scaled down into the nanometer range, quantum effects start to play a major role and strongly impact their performance. For instance, geometrical quantum confinement in the body of  $In_{0.53}Ga_{0.47}As$  FETs with a body thickness below 12 nm leads to a shift of the threshold voltage and to a change of gate capacitance and, hence, significantly alters the transfer characteristics of the device [1]. Moreover, the thin potential barrier between source and drain in transistors with gate lengths shorter than 25 nm causes a strong leakage current known as source-to-drain tunneling (SDT) which deteriorates the sub-threshold swing (SS) [2].

Quantum transport (QT) simulators are still not mature for industrial environments and are computationally too expensive for larger and more complex 2D and 3D devices. Furthermore, not all features available in commercial TCAD packages are ready for use in QT simulators, e.g. band-to-band tunneling and certain scattering models (impurity, surface roughness, etc.). Calibration capabilities are also limited in QT solvers.

The aim of this work is, therefore, to study how so-called quantum drift-diffusion (QDD) tools, e.g. S-Device from Synopsys [3], can be used to mimic the described quantum effects by careful calibration of the implemented quantum correction models. This is demonstrated for technologically relevant  $In_{0.53}Ga_{0.47}As$  double-gate ultra-thin-body (UTB) FETs.

## II. METHOD

For the simulation of geometrical confinement perpendicular to the transport direction we used the Density Gradient (DG) model which adds a quantum potential  $\Lambda$  to the classical potential in the computation of the density [4]. This quantum potential depends on the carrier density n, the effective mass  $m_{\rm e}$ , and a fitting parameter  $\gamma$  introduced in the model of Ref. [5].



Fig. 1. Schematic of an In<sub>0.53</sub>Ga<sub>0.47</sub>As double-gate UTB FET.

First, we simulated the 1D electron density profile along a vertical cut in the middle of the double-gate FET (see Fig. 1) and used the Schrödinger-Poisson solver S-Band [6] as reference tool. Fig. 2(a) shows a comparison of the density profiles for a body thickness of 6 nm after calibration of  $\gamma$ . The corresponding QV-curves (inversion charge versus gate voltage) are presented in Fig. 2(b). The same simulations and fittings were done for a number of body thicknesses ranging from 4 nm to 10 nm in the gate voltage interval  $V_{\rm G} = [0, 1]$  V. The used effective masses  $m_{\rm e}$  and non-parabolicity parameters  $\alpha$  depend on the channel thickness and were taken from Ref. [7].

We observed that the combination of geometrical and channel confinement makes  $\gamma$  a strong function of the normal electric field. Its value at the semiconductor-oxide interface was chosen as parameter to fit  $\gamma$  over the entire V<sub>G</sub>-range.

Based on the QV-data we derived the following form for the dependence on normal electric field at the interface  $(E_{norm})$ :

$$\gamma_{\rm pmi}(E_{\rm norm}) = (1/c) + a \cdot tan(b E_{\rm norm}) \tag{1}$$

with  $E_{\text{norm}}$  measured in V/cm. This function is continuous and smooth over the entire  $V_{\text{G}}$ -range which assures convergence when implemented in the Physical Model Interface (PMI) of

(a)

(b)

0,6

3.0E+05

0.0E+00

Channel Thickness =10 nm Channel Thickness= 8 nm

Channel Thickness= 6 nm

Channel Thickness= 4 nm

-9.0E+05

0,0

1.4

1,2

1,0

0.8

0,6

0.4

0.1 Aum) 0.01

0,001

1**F-4** 

1E-5

1E-6

-0.2

-1.2E+06

1E14 1-D Drift-Diffusion DG 1-D Drift-Diffusion DG 4E19 -D Schrödinger-Poisso 1-D Schrödinger-Poisso 3,5E19 1E13 3E19 1E12 2,5E19 Density (cm<sup>-3</sup>) (cm<sup>-2</sup> 1E11 2E19 z<sup>≧</sup>1E10 1,5E19 1E9 <sub>GS</sub>(V) = 1 V 1E8 1E19 1E7 0.000 0,002 0,004 0.006 0,0 0.4 0.6 0,8 1,0 0.2 V<sub>GS</sub>(V) Distance (nm) (a) (b)

(a) Comparison of the electron density and (b) inversion charge Fig. 2. vs. gate voltage computed with the isotropic DG model (red curves) and the Schrödinger-Poisson solution from S-Band (black dashed curves). In (b)  $\gamma = 0.6$  which gives the best fit for  $V_{\rm GS} = 1$  V.

S-Device. The fitting parameters a, b, and c depend on the body thickness  $t_{body}$  and are modeled as quadratics, e.g.

$$a = a_1 t_{\text{body}}^2 + a_2 t_{\text{body}} + a_3 , \qquad (2)$$

where  $t_{\text{body}}$  is measured in nm. The coefficients are  $a_1 =$  $-0.0053, a_2 = 0.07824, a_3 = 0.07824, b_1 = -6.566 \times 10^{-7},$  $b_2 = 8.78 \times 10^{-6}, b_3 = -2.007 \times 10^{-5}, c_1 = -0.006163,$  $c_2 = 0.1065, c_3 = 0.5677$ . For the simulation results presented in this work we used  $t_{body} = 7 \text{ nm}$ , a = 0.499,  $b = 9.216 \times 10^{-6}$ and c = 1.011.

To enable simulation of SDT in S-Device, the quantum transport code QT-Solver [8] was used as calibration tool. Transfer characteristics for gate lengths ranging from 10 nm to 25 nm were computed and the SS values were extracted for comparison. We extracted two sets of transfer characteristics, one for  $V_{\rm DS} = 0.05$  V and one for  $V_{\rm DS} = 0.63$  V.

We applied three S-Device models to simulate SDT: (i) the anisotropic DG model having an attenuation matrix with diagonal elements  $\alpha_{l}, \alpha_{v}$  which scale  $\Lambda$  in longitudinal and vertical direction, respectively. We found an optimal  $\alpha_1$ -value for each gate length that can reproduce the SS obtained from QT-Solver. The element  $\alpha_v$  serves to reproduce the effect of geometrical confinement perpendicular to the transport direction.

The other two models are (ii) the Modified Local Density Approximation (MLDA) [9] and (iii) the Nonlocal Tunneling (NLT) model [3]. To simulate SDT, the latter can be applied in combination with either MLDA or (anisotropic) DG. In this combination, geometrical confinement in the ultra-thin body is enforced by the MLDA or (anisotropic) DG model. The tunneling mass  $m_{\rm c}$  of the NLT model could of course also be used to better match SS and drain-induced barrier lowering (DIBL). Calibration is in most cases necessary because the NLT model relies on a 1D WKB approach, which is not



0,2

 $V_{GS}(V)$ 

-6.0E+05

Electric field normal to semiconductor-oxide interface (V/cm)

-3.0E+05

DG(field-dependent y) ---- DG (  $\gamma = 1.303$ )

DG ( $\gamma = 0.55$ )

0,4



Fig. 4.  $I_{\rm D}V_{\rm GS}$ -characteristics from the anisotropic DG model for a 7 nm UTB FET with different gate lengths ( $V_{\rm DS}$  = 0.05 V). Parameters:  $\gamma = 0.6$ ,  $\alpha_{\rm v}$  = 1,  $\alpha_{\rm l}$  = 0.7  $(L_{\rm G}$  = 10 nm) ,  $\alpha_{\rm l}$  = 0.4  $(L_{\rm G}$  = 15 nm and  $L_{\rm G}$  = 25 nm).

appropriate as the potential landscape in the DG UTB FET varies sharply in 2D.

#### **III. RESULTS**

Fig. 3(a) shows the field-dependence of  $\gamma$  for various body thicknesses. Fig. 3(b) demonstrates how the  $I_{\rm D}V_{\rm GS}$ -curve in the case  $t_{\text{body}} = 4 \text{ nm}$ ,  $L_{\text{G}} = 10 \text{ nm}$  changes using the extreme values of  $\gamma$  from Fig. 3(a) and the field-dependent  $\gamma$ , respectively.

The small difference in the threshold voltage between QT-Solver and S-Device ( $\approx 60 \,\mathrm{mV}$ ) is due to different energy zeros and was not removed in Figs. 4 - 9 for better visibility.

The first model we used to simulate SDT was the anisotropic

Fig. 5.  $I_{\rm D}V_{\rm GS}$ -characteristics from the anisotropic DG model for a 7 nm UTB FET with different gate lengths ( $V_{\rm DS}$  = 0.63 V). Parameters:  $\gamma = 0.6$ ,  $\alpha_{\rm v}$  = 1,  $\alpha_{\rm l}$  = 1 ( $L_{\rm G}$  = 10 nm),  $\alpha_{\rm l}$  = 0.75 ( $L_{\rm G}$  =15 nm),  $\alpha_{\rm l}$  = 0.2 ( $L_{\rm G}$  = 25 nm).

 $V_{GS}(V)$ 

0.2

0.0

0.2

0.4



-MLDA+NLT(Lg=10nm, SS=139 mV/dec) -QT-Solver(Lg=10nm, SS=135 mV/dec) MLDA+NLT(Lg=15m, SS=87 mV/dec 0.1 QT-Solver(Lg=15nm, SS=88mV/dec) MI DA+NI T(I g=25m SS=72 mV/dec 0.01 QT-Solver(Lg=25nm, SS=66 1E-3 I<sub>n</sub>(A/µm) 1E-4 1E-5 1E-6 1E-7 -0.6 -0.4 -02 0.0 0.2 0.4  $V_{GS}(V)$ 

Fig. 7.  $I_{\rm D}V_{\rm GS}$ -characteristics obtained from the combination MLDA + NLT for a 7 nm UTB FET with different gate lengths.  $V_{\rm DS}$  = 0.63 V,  $m_{\rm c}$  =  $0.0516 m_0.$ 



 $I_{\rm D}V_{\rm GS}$ -characteristics obtained from the combination MLDA + Fig. 6. NLT for a 7 nm UTB FET with different gate lengths.  $V_{\rm DS}$  = 0.05 V,  $m_{\rm c}$  =  $0.0516 m_0.$ 

DG model. Fig. 4 presents the fitted  $I_{\rm D}V_{\rm GS}$ -curves for three gate lengths computed with this model for  $V_{\rm DS} = 0.05 \,\rm V$  and Fig. 5 presents the fitted  $I_D V_{GS}$ -curves for  $V_{DS} = 0.63$  V. It is important to note that these curves were obtained with  $\alpha_{\rm v} = 1$ . This means that the quantum potential A was not further modified in vertical direction, i.e. we are able to accurately reproduce the confinement-induced shift of the threshold voltage. However, at the high  $V_{\rm DS} = 0.63 V$  the anisotropic DG model requires a larger  $\alpha_1$  to reproduce SDT for all gate lengths.

The fitted transfer characteristics for different gate lengths computed with the combination MLDA + NLT ( $m_c$  =  $0.0516 m_0$ ) are presented in Fig. 6 for  $V_{\rm DS} = 0.05 \,\rm V$  and in

Fig. 8.  $I_{\rm D}V_{\rm GS}$ -characteristics obtained from the combination of DG (with field-dependent  $\gamma$ ) + NLT for a 7 nm UTB FET with different gate lengths.  $V_{\rm DS} = 0.05 \, \text{V}, \, m_{\rm c} = 0.0516 \, m_0.$ 

Fig. 7 for  $V_{\rm DS}$  = 0.63 V. At high source-drain voltage ( $V_{\rm DS}$  = 0.63 V), MLDA+NLT can reproduce the leakage current due to SDT better than at low  $V_{\rm DS}$ , in particular for the shortest gate length.

Finally, the fitted curves obtained by the combination of DG (with field-dependent  $\gamma$ ) + NLT are presented in Fig. 8 for  $V_{\rm DS}$  = 0.05 V and in Fig. 9 for  $V_{\rm DS}$  = 0.63 V. For this combination, the fitted SDT currents at low and high  $V_{\rm DS}$  are of comparable quality. Note that  $\alpha_1 = 0$  by default when NLT is used [3].

Table I summarizes the results of the three models for  $V_{\rm DS}$ = 0.05 V and Table II for  $V_{\rm DS}$  = 0.63 V. With the parameters presented in both tables, the slope of the transistor with the shortest gate is best reproduced by the anisotropic DG model

Anisotropic DG (Lg=10nm, SS=130 mV/de QT-Solver(Lg=10nm, SS=135 mV/dec) Anisotropic DG (Lg=15m, SS=87 mV/dec) QT-Solver(Lg=15nm, SS=88 mV/dec) Anisotropic DG (Lg=25m, SS=66 mV/dec)

QT-Solver(Lg=25nm, SS=66 mV/de

0.1

0.01

1E-3

1E-4

1E-5

1E-6

1E-7

-0.6

-0.4

I<sub>n</sub>(A/µm)





Fig. 9.  $I_D V_{GS}$ -characteristics obtained from the combination of DG (with field-dependent  $\gamma$ ) + NLT for a 7 nm UTB FET with different gate lengths.  $V_{DS} = 0.63$  V,  $m_c = 0.0516 m_0$ .

TABLE I Summary of the calibration parameters used for each model at  $V_{\rm DS}=0.05$  V.

|  |         |                                                    | -                         |                                                                                  |
|--|---------|----------------------------------------------------|---------------------------|----------------------------------------------------------------------------------|
|  | Methods | Anisotropic<br>DG                                  | MLDA<br>+ NLT             | DG<br>+ NLT                                                                      |
|  | 10 nm   | $\alpha_{1} = 0.7$ $\alpha_{v} = 1$ $\gamma = 0.6$ | $m_{\rm c} = 0.0516  m_0$ | $m_{\rm c} = 0.0516  m_0$ $\gamma = \gamma_{\rm user} \cdot \gamma_{\rm pmi}$    |
|  | 15 nm   | $\alpha_1 = 0.4$ $\alpha_v = 1$ $\gamma = 0.6$     | $m_{\rm c} = 0.0516  m_0$ | $m_{\rm c} = 0.0516  m_0$<br>$\gamma = \gamma_{\rm user} \cdot \gamma_{\rm pmi}$ |
|  | 25 nm   | $\alpha_{1} = 0.4$ $\alpha_{v} = 1$ $\gamma = 0.6$ | $m_{\rm c} = 0.0516  m_0$ | $m_{\rm c} = 0.0516  m_0$<br>$\gamma = \gamma_{\rm user} \cdot \gamma_{\rm pmi}$ |

\*  $\gamma_{\rm user}$  = 1,  $\gamma_{\rm pmi}$  is evaluated according to Eq.1.

TABLE II Summary of the calibration parameters used for each model at  $V_{\rm DS}=0.63$  V.

| Methods | Anisotropic<br>DG                                  | MLDA<br>+ NLT             | DG<br>+ NLT                                                                      |
|---------|----------------------------------------------------|---------------------------|----------------------------------------------------------------------------------|
| 10 nm   | $\alpha_1 = 1$<br>$\alpha_v = 1$<br>$\gamma = 0.6$ | $m_{\rm c} = 0.0516  m_0$ | $m_{\rm c} = 0.0516  m_0$ $\gamma = \gamma_{\rm user} \cdot \gamma_{\rm pmi}$    |
| 15 nm   | $\alpha_1 = 0.75$ $\alpha_v = 1$ $\gamma = 0.6$    | $m_{\rm c} = 0.0516  m_0$ | $m_{\rm c} = 0.0516  m_0$<br>$\gamma = \gamma_{\rm user} \cdot \gamma_{\rm pmi}$ |
| 25 nm   | $\alpha_1 = 0.2$ $\alpha_v = 1$ $\gamma = 0.6$     | $m_{\rm c} = 0.0516  m_0$ | $m_{\rm c} = 0.0516  m_0$<br>$\gamma = \gamma_{\rm user} \cdot \gamma_{\rm pmi}$ |

\*  $\gamma_{\text{user}} = 1$ ,  $\gamma_{\text{pmi}}$  is evaluated according to Eq.1.

in the case of low  $V_{\rm DS} = 0.05$  V. In the case of a high  $V_{\rm DS} = 0.63$  V the anisotropic DG model and the combination MLDA+NLT yield comparable results. When using MLDA + NLT, an improvement could be achieved by increasing the tunneling mass for the longer gates, which was however discarded here for clarity.

For all the "ballistic" simulations with S-Device, a constant channel mobility of  $2.26 \times 10^4$  cm<sup>2</sup>/Vs was used which leads to arbitrary ON-currents. Note that in the drift-diffusion transport model the current diverges for  $L_{\rm G} \rightarrow 0$ . The inclusion of a ballisticity correction in the total mobility would reduce the ON-current by orders of magnitude. As the ON-current was not a subject of this paper, no attempt was made to fit it to the values obtained with QT-Solver. However, future work is necessary to understand the impact of the above-discussed quantum correction models on the ON-current, to identify possible artifacts, and to extend the criteria for the most suited variant.

### IV. CONCLUSION

The anisotropic DG model with constant  $\gamma$  can fairly reproduce the SS of In<sub>0.53</sub>Ga<sub>0.47</sub>As UTB FETs even in case of strong SDT, but has the disadvantage that the parameter  $\alpha_1$  has to be fitted for each gate length. The NLT model, when used together with DG and field-dependent  $\gamma$ , needs less calibration of the tunneling mass  $m_c$  than in combination with MLDA to match the SS reference values. A drawback of this combination, is that MLDA does not allow wave penetration into the oxide [9]. As viable choice one can recommend the combination of NLT and DG with field-dependent  $\gamma$ , as just the same tunneling mass  $m_c$  (with physically correct value) can be used for all gate lengths and no further  $\alpha$ -fitting is necessary.

#### ACKNOWLEDGMENT

The research leading to these results has received funding from the European Commissions Seventh Framework Programme (FP7/2007-2013) under Grant Agreement No. 619326 (III-V-MOS Project) and under Grant Agreement No. 604416-2 (DEEPEN Project). The authors would like to thank A. Erlebach (Synopsys) for valuable discussions and for his technical advice during the implementation of the PMI model.

#### REFERENCES

- A. Wettstein, A. Schenk, and W. Fichtner, "Quantum device-simulation with the density-gradient model on unstructured grids," *IEEE Transactions on Electron Devices*, vol. 48, no. 2, pp. 279-284, 2001.
- [2] F. O. Heinz, A. Schenk, "Self-consistent Modeling of Longitudinal Quantum Effects in Nanoscale Double-gate Metal Oxide Semiconductor Field Effect Transistors," *Journal of Applied Physics*, vol. 100, 084314, 2006.
- [3] Synopsys Inc., Sentaurus Device User Guide, Version 2015.03, Mountain View, California, (2015).
- [4] A. Schenk and A. Wettstein, "Simulation of DGSOI MOSFETs with a Schrödinger-Poisson based mobility model," *International Conference on Simulation of Semiconductor Processes and Devices*, pp. 21-24, 2002.
- [5] M. G. Ancona," Density-gradient theory: a macroscopic approach to quantum confinement and tunneling in semiconductor devices," *Journal* of Computational Electronics, vol. 10, 1-2, pp. 65-97, 2011.
- [6] Synopsys Inc., Monte Carlo User Guide, Version 2015.06, Mountain View, California, (2015).[7] George Zerveas et al., "Comprehensive comparison and experimental
- [7] George Zerveas et al., "Comprehensive comparison and experimental validation of band-structure calculation methods in III-V semiconductor quantum wells," *Solid-State Electronics*, vol. 115, Part B, pp. 92-102, 2016.
- [8] M. Luisier, A. Schenk, and W. Fichtner, "Quantum transport in twoand three-dimensional nanoscale transistors: Coupled mode effects in the nonequilibrium Green's function formalism," *Journal of Applied Physics*, vol. 100, 043713, 2006.
- [9] G. Paasch and H. Übensee, "A modified local density approximationelectron density in inversion layers," *Phys. Status Solidi B*, vol. 113, pp.165-178, 1982.