

swiss scientific initiative in health / security / environment systems



## Enabling energy efficient tunnel FET-CMOS co-design by compact modeling and simulation

Reto Rhyner<sup>1</sup>, Cedric Bessire<sup>2</sup>, Luca De Michielis<sup>3</sup>, Arnab Biswas<sup>3</sup>, Andreas Schenk<sup>1</sup>, Heike Riel<sup>2</sup>, Adrian M. Ionescu<sup>3</sup>

<sup>1</sup>: Integrated Systems Laboratory, ETH Zurich; <sup>2</sup>: Nanoscale Electronics, IBM Research Zurich; <sup>3</sup>: STI-IEL-Nanolab, EPF Lausanne

This project is addressing the power dissipation as the greatest challenge for today's nanoelectronics. Tunnel-FETs are steep slope switches that address critical power issues and are considered in research and industry as the candidate with the highest potential for low power circuit and systems. To achieve its full potential it is required to understand the device physics, optimize its performance and be able to establish the modeling and simulation environment necessary to enable the co-design of steep slope switches with advanced CMOS for novel energy efficient integrated circuits.

ETHZ The full-band quantum transport OMEN [1], allowing to solver perform atomistic simulations of many different materials as well as any transport direction and gate configuration, has been used to perform the atomistic simulation of the InAs nanowire represented in Fig. 1.



Si-InAs heterojunction *p-n* diodes have been fabricated by growing InAs nanowires in oxide mask openings on silicon substrates.

Ti/Al

IBM



Fig. 3: Left: scanning electron micrograph of a vertical as-grown InAs nanowire on a Si<111> substrate. The nanowire diameters ranges from 110nm to 150nm. Right: schematic cross section of a Si-InAs heterojunction diode.

## **EPFL**

In order to include the B2BT in TCAD simulations based on the drift-diffusion theory, different models that describe the B2BT additional generationan as recombination mechanism have been proposed.



Fig. 1: Impact of different junction configurations on the transfer characteristics of an InAs based GAA nanowire TFET. The transport direction is aligned with the <100> crystal axis, the diameter is 3.35nm and 1nm of gate dielectric ( $\varepsilon_r = 9$ ) have been used.

In Fig. 2, a Kane model [2] has also been compared with ballistic tightbinding NEGF results for bulk-like InAs homodiodes.



Fig. 4 investigates the effect of the doping concentration in the p-type Silicon on the diode characteristics.



Fig. 4: current density as a function of the applied voltage for different substrate doping levels.

## REFERENCES

[1]: M. Luisier, PhD thesis, ETHZ, (2007) [2]: E. O. Kane, J. Phys. Chem. Solids 12, 181 (1959) [3]: M. Luisier et al., Phys. Rev. B 74, 205323, (2006) [4]: M. T. Biörk et al., APL 97, 163501 (2010) [5]: A. Schenk, SSE 36 (1), 19 (1993) [6]: Synopsys Sentaurus Device User Guide, ver. 2010.12E [7]: L. De Michielis et al., ULIS proceedings, Cork (2011) [8]: J. Wan et al., ESSDERC proceedings (2010) [9]: A. Biswas et al., *submitted to* ESSDERC (2011)

Fig. 5: Numerical simulation of a highly doped p-n junction  $(N_A = N_D = 10^{21} \text{ cm}^{-3})$  showing the relevant differences between a local tunneling model [5] and a non-local one [6].  $V_D$ =-2V.

Fig. 6-left shows a comparison between a TCAD FEM simulation and experimental datas.

On Fig. 6-right the result of the current predicted by an analytical model describing a reverse biased p-n junction are compared with numerical simulation showing a quite good agreement.





Fig. 2: Comparison between NEGF and TCAD models for ultrashort bulk-like symmetrical doped InAs Esaki diodes.

Fig. 6: Left: measured (symbols) and simulated (lines) transfer characteristics of realist TFET devices. Right: comparison between the analytical model (symbols) and the simulated current (lines) of a reverse-biased symmetric p-n junction device with doping levels ranging from  $3 \square 10^{18}$  cm<sup>-3</sup> to  $1 \square 10^{21}$  cm<sup>-3</sup>.

<u>CONCLUSIONS</u> A proper modeling of TFET devices requires full quantum approaches which are very demanding from a computational point of view when applied to realist devices. The benchmarking of FEM simulations with advanced quantum transport models and against experimental datas, show that TCAD tool is a mature technique allowing for device optimization and helping the development of analytical and compact model necessary for the success of Tunnel-FET technology.



